band rate. Reclaim ## SIXTH SEMESTER B.TECH. (ENGINEERING) DEGREE EXAMINATION, DECEMBER 2010 EE 2K 601-MICROPROCESSOR AND MICROCOTAR Time: Three Hours Answer all questions. - I. (a) List the important features of $8085 \mu P$ . - (b) What are assemblers? Explain 3 assembler directives. - (c) Differentiate between memory mapped I/O and I/O mapped IO. - (d) Explain the cycle stealing process of DMA. - (e) Explain the various blocks of memory management unit. - (f) What do you understand by Superscalar architecture? - (g) Explain the memory organisation of 8051 μC. - (h) Differentiate between bit and byte operations in 8051 $\mu$ C with examples. $(8 \times 5 = 40 \text{ marks})$ II. (a) (i) Discuss the differences between 8086 and 8088 microprocsssor. (6 marks) (ii) Explain the function of 8086 queue. How does queue speed up process operation? (9 marks) Or (b) (i) Draw and explain the interrupt structure of 8088 $\mu$ P. (8 marks) (ii) Discuss the various addressing modes of 8086 μP. (7 marks) III. (a) Describe the operation of 8253 programmable counter/timer and write the instructions necessary to initialize 8253 for a specified application. Or - (b) Two 2K × 8 ROM's and two 2K × 8 RAMS are to be interfaced to the 8085 CPU. In addition one input port with address 4000 H and one output post with address 4001 H are to be connected using memory mapped I/O scheme. Design the interface with following specifications:— - \* Fully decoded section for ROM and RAM - \* Partially decoded section for I/O ports - \* ROM1 starting address 0000 H - \* ROM2 starting address 1000 H - \* RAM1 starting address B000H - \* RAM2 starting address B800H Any other relevant data can be assumed. IV. (a) Explain the architecture of 80386 with block diagram. - (b) (i) Discuss the real and protected mode operation of 80386 processors. - (ii) Explain the memory paging process. - V. (a) (i) Explain the features of 8051 μC. (6 marks) (ii) Differentiate between SJMP, AJMP and LJMP in 8051. (9 marks) Or (b) Discuss how the $8051\,\mu\text{C}$ can be programmed to transmit and receive serial data at a specified band rate. Explain the registers involved. $(4 \times 15 = 60 \text{ marks})$ Restaut the extraor blocks of memory management unit. (ii) Esplainelle fination of Sixto queue. New door queue speed up process operation? To takke to solver newstythis subject entracused. (ii) seanested aging reasons scoped LO selector. Design the interface with following