Pages: 4

| Reg No.: | Name: |
|----------|-------|
|          |       |

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY

B.Tech Degree S3 (R) (FT/WP) Examination November 2025 (2024 Scheme)

**Course Code: GAEST305** 

# Course Name: DIGITAL ELECTRONICS AND LOGIC DESIGN

Max. Marks: 60 Duration: 2 hours 30 minutes

### PART A

|   | PART A                                                                       |    |       |
|---|------------------------------------------------------------------------------|----|-------|
|   | (Answer all questions. Each question carries 3 marks)                        | СО | Marks |
| 1 | Perform the following number conversions:                                    | 1  | (3)   |
|   | i. Binary equivalent of the decimal number, 39.625                           |    |       |
|   | ii. Decimal equivalent of the hexadecimal number, A3.B2                      |    |       |
| 2 | Illustrate modern digital design flow used in Verilog-based system design    | 3  | (3)   |
|   | with the help of a flowchart.                                                |    |       |
| 3 | A security system activates an alarm (output = 1) only when exactly two of   | 2  | (3)   |
|   | the three sensors - Door sensor (A), Window sensor (B), and Motion sensor    |    |       |
|   | (C) - are triggered. Derive the Boolean expression for the alarm output in   |    |       |
|   | terms of A, B, and C. Draw the logic circuit diagram for the same.           |    |       |
| 4 | In a circuit controlling a heating element, the output signal H (heater on)  | 3  | (3)   |
|   | should become 1 only when the input T (temp low) is 1 and the input E        |    |       |
|   | (system enable) is 1. However, due to hardware constraints, the output       |    |       |
|   | should turn on only after a delay of 5 time units once the condition becomes |    |       |
|   | true. Write a Verilog continuous assignment statement to model this          |    |       |
|   | behaviour using a logical operator and a propagation delay.                  |    |       |
| 5 | Illustrate the working of a 4 to 2 binary encoder and derive the logic       | 4  | (3)   |
|   | expression for its outputs.                                                  |    |       |
| 6 | Using gate-level primitives, write the Verilog code segment to implement     | 4  | (3)   |

an XOR gate using only NAND gates. 7 List the building blocks required for implementing an FSM. Explain how a (3) 5 Moore machine is different from a Mealy machine and illustrate this difference using a suitable block diagram. 8 Write a Verilog behavioural model using a procedural assignment to (3) implement a 2-input AND gate. Draw the output waveform for all input combinations. PART B (Answer any one full question from each module, each question carries 9 marks) Module -1 9 Compare the fixed-point and floating-point number systems. Describe how (5) a) the range and precision of numbers vary between them, and give one suitable example for each representation. Describe the meaning of logic levels and noise margins in a digital circuit. (4) b) 2 What are the roles of logic levels and noise margins in ensuring reliable circuit operation? A computer uses 8-bit 2's complement representation for signed numbers. (5) 10 Perform the following operations on  $\overline{A} = 85$  and  $\overline{B} = 55$  and express the final result in signed decimal form. a. Perform A - B using 2's complement arithmetic b. Perform A + B using 2's complement arithmetic Define the term "fan-out" in digital circuits. Interpret how driving resistive (4) 2 b) loads or driving other gates can affect the output performance of a logic gate. Module -2

## Page 2 of 4

Construct the truth table showing the conversion from BCD input

(A,B,C,D) to Excess-3 output (W,X,Y,Z). Draw the logic circuit diagram

2

(5)

11

implementing the converter using minimum number of basic logic gates.

b) Simplify the expression using De-Morgans law.

2 (4)

- $F = (\overline{A+B}) \overline{(\overline{B+C+D})} \overline{AC}$
- a) A logic function is defined by the following minterms: F(A, B, C) = Σm(1,2,5,7). Express the function F in its canonical Product-of-Sums (POS) form. Simplify the expression obtained either using Boolean theorems or by using Karnaugh Maps. Write the function F in canonical Sum-of-Products (SOP) form also.
- (5)
- b) Write a Verilog continuous assignment to convert a 4-bit binary input 3 (4) (b3,b2,b1,b0) into its Gray code output (g3,g2,g1,g0) using continuous assignment with logical or conditional operators.

### Module -3

- a) A 7-segment display is to show digits 0-7 using a BCD to 7-segment 4 (5) decoder. Show the input-output mapping for the display segments and derive the logic expression for the activation of each segment. Draw the logic diagram of the circuit.
  - b) Demonstrate how a 4-to-1 multiplexer can be used to implement the 4 (4) function,  $F(A, B, C) = \Sigma(0,3,6,7)$  when A and B are used as select lines.
- a) Implement a full adder using two half adders. Show all intermediate outputs 4 (4) and derive the final Boolean expressions for Sum and Carry.
  - b) Two temperature sensors S<sub>1</sub> and S<sub>2</sub> generate 2-bit values representing 4 (5) measured temperatures. Design a circuit to compare the outputs of these sensors and generate the following control signals:

If  $S_1 > S_2$ : activate Cooling Fan

If  $S_1 < S_2$ : activate Heater

Otherwise: Cooling fan and Heater are inactive.

Derive the Boolean expressions for outputs and draw the logic diagram of the circuit.

# Module -4

- a) Explain the working of a serial in serial out (SISO) and a serial in parallel 5 out (SIPO) shift register with the help of logic diagrams and timing diagrams for the input 1101.
  - b) Design a Moore-type FSM that outputs logic HIGH when three consecutive 5 (5)

    1's are detected on the input. Provide the state diagram, state transition table and logic expression for the next state logic.
- 16 a) Design a mod-6 synchronous counter either using JK flip-flops or using 5 (5)
  FSM design process and D flip-flops. Show the state diagram, state
  transition table and logic equations to the flip-flop input.
  - b) Model a D flip-flop with enable input using behavioural Verilog code. The 5 output should change only when the clock edge occurs and enable = 1.
     Provide the Verilog code and a short timing explanation.