0200CST202042503

Reg No .:\_

Name:

APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY

B.Tech Degree S4 (R,S) (FT/WP) / (S2 PT) Exam April 2025 (2019 Scheme)

# Course Code: CST 202

# **Course Name: Computer Organization and Architecture**

## Max. Marks: 100

**Duration: 3 Hours** 

UTHUR

Pages: 3

# PART A

|    | (Answer all questions; each question carries 3 marks)                            | Marks |
|----|----------------------------------------------------------------------------------|-------|
| 1  | Differentiate between One-address, Two-address, and Three-address Instructions   | 3     |
|    | with examples                                                                    |       |
| 2  | Describe the role of the following special purpose registers:                    | 3     |
|    | 1. MAR 2. PC 3. IR                                                               |       |
| 3  | What will be the output when the binary value 11100111 undergoes                 | 3     |
|    | 1. Circular right shift 2. Logical right shift                                   |       |
| 4  | List and briefly explain the different types of arithmetic micro-operations.     | 3     |
| 5  | Design 3 X 2 array multiplier and label it.                                      | 3     |
| 6  | How does a pipelined processor differ in terms of speed and efficiency from a    | 3     |
|    | non-pipelined processor? Quantify the difference between the two for a task with |       |
|    | n instructions and a pipelined processor with k stages.                          |       |
| 7  | A microprogrammed control unit offers flexibility. Justify this statement.       | 3     |
| 8  | Describe the 'one flip-flop per state' method of control organization.           | 3     |
| 9  | Under what circumstances are ROMs used to store data? Differentiate between      | 3     |
|    | EPROM and EEPROM.                                                                |       |
| 10 | Why dynamic RAMs need constant refreshing? Draw the structure of a DRAM          | 3     |
|    | cell and explain.                                                                |       |
|    | PART B                                                                           |       |
|    | (Answer one full question from each module, each question carries 14 marks)      |       |

## Module -1

- 11 a) Illustrate the single bus organization of processor unit with the help of suitable 9 diagrams.
  - b) Write the control sequence (micro-operations) to execute the instruction 5 LOAD 10(R2),R1.
- 12 a) Draw and explain the internal architecture of a basic CPU and illustrate how data 8

#### 0200CST202042503

flows from memory to the ALU during execution and the role of the different registers in this.

 b) Evaluate the importance of each condition code in the design of instruction sets 6 for decision making in processors.

#### Module -2

- a) What is a scratchpad memory? Draw the block diagram of a processor employing 6 scratchpad memory.
  - b) Give example of an arithmetic/logic operation that will cause the following 8 scenarios:

a) Design an adder circuit with one selection variable, S and two inputs A and B.

8

4

- 1. The carry flag will be set.
- 2. The zero flag will be set.
- 3. The overflow flag will be set.
- 4. The sign flag will be set.

1

14

| Th | e circuit ope | erates as given below. |  |
|----|---------------|------------------------|--|
|    | S             | Y (Output)             |  |
|    | 0             | A + B                  |  |

A + B' + 1

b) With a neat diagram, describe the structure and working principle of a 4-bit 6 combinational shifter.

#### Module -3

15

16

a) Illustrate the working of the restoring division method with an example. Draw 10 the flowchart and explain how the algorithm handles division step by step.

- b) Differentiate between instruction and arithmetic pipelines.
- a) Describe in detail about structural, control and data hazards in pipelined 7 processors. Give any one method to overcome this.
  - b) In what way does Booth's algorithm reduce the number of operations in signed 7 binary multiplication? Explain the logic behind its working with an example.

#### Module -4

- 17 a) Illustrate the working of a micro program sequencer with the help of a diagram. 10
  - b) Compare instruction formats of horizontal and vertical microinstructions in terms 4 of its organisation, memory and speed.

18

a) Given the state transition diagram of a control unit, explain the different ways to 10

### 0200CST202042503

implement a hardwired control unit from the state diagram.

 b) Define and differentiate the following terms: Control Word, Micro Routine, 4 Micro Program, Micro Instruction.

### Module -5

- a) Define interrupts and illustrate the sequence of actions that occur in a processor 7 when an interrupt is triggered.
  - b) Illustrate the concept of DRAM and compare its two main types, highlighting the 7 key differences between them.
- 20

19

a) Outline the implementation of Direct Memory Access (DMA). Differentiate 5 between cycle stealing DMA and burst mode DMA, providing their advantages and disadvantages.

b) Illustrate direct, associative and set associative cache mapping techniques and 9 compare them in terms of speed of access and miss rate.

\*\*\*