Reg No.:

Name:

# APJ ABDUL KALAM TECHNOLOGICAL UNIVE

Seventh Semester B. Tech Degree (S, FE) Examination January 2023

## **Course Code: EE407**

## Course Name: DIGITAL SIGNAL PROCESSING

Max. Marks: 100

### **Duration: 3 Hours**

|        | PART A                                                                       | Marks   |
|--------|------------------------------------------------------------------------------|---------|
|        | Answer un questions, each curries 5 marks.                                   | IVIAINS |
| 1      | Compute the 4 point DFT of the sequence $x(n) = \cos \frac{n\pi}{4}$         | (5)     |
| 2      | Develop a direct form I realisation structure of the signal given by:        | (5)     |
|        | $y(n) = \frac{3}{4}y(n-1) - \frac{1}{8}y(n-2) + x(n) + \frac{1}{3}x(n-1)$    |         |
| 3      | Explain the mapping of a point in s-plane to z-plane using impulse invariant | (5)     |
|        | method? Comment on the mapping of stability regions.                         |         |
| 4      | Compare rectangular window and hamming window with required equations.       | (5)     |
| 5      | Explain the methods to prevent overflow in digital filter implementation?    | (5)     |
| 6      | Compare fixed point and floating point arithmetic.                           | (5)     |
| 7      | What are the different buses in TMS 320C24x processor? Mention their         | (5)     |
|        | functions                                                                    |         |
| 8      | Explain the addressing modes of TMS 320C24x processor with example.          | (5)     |
| PART B |                                                                              |         |

## Answer any two full questions, each carries 10 marks.

- 9 Obtain the circular convolution of  $x_1(n) = \{1, 2, 3, 4\}$  and  $x_2(n) = \{5, 6, 7\}$  (10) using DFT.
- 10 a) Suppose DFT[x(n)] = X(k). Find x(n) if  $X(k) = \{6, -2 + j2, -2, -2 j2\}$  (5) using FFT algorithm.
  - b) Explain two stage lattice ladder structure for an IIR filter with neat diagram and (5) equations.
- 11 Realize the cascade and parallel realization of the given filter with difference (10) equation:  $y[n] = -\frac{13}{12}y[n-1] - \frac{9}{24}y[n-2] - \frac{1}{24}y[n-3] + x[n] + 4x[n-1] + 3x[n-2].$

#### 10000EE407122005

## PART C

## Answer any two full questions, each carries 10 marks.

- 12 a) An analog filter has transfer function  $H(s) = \frac{2}{(s+1)(s+2)}$ . Discretize the filter (5) using bilinear transformation with sampling period T = 1 sec. Comment on the stability of the digital filter.
  - b) What is the need for employing window technique for FIR filter design? (5)
- 13 Design a filter with  $H(e^{jw}) = e^{-j\alpha w}$ ,  $0 \le |w| \le \frac{\pi}{6}$  (10)

=0,  $\frac{\pi}{6} < |w| \le \pi$  using hamming window with

Design a Butterworth digital IIR filter using impulse invariant method by taking (10) T=1 sec, to satisfy the following design specifications. Let  $\Omega$  be the angular frequency in rad/sample.

$$0.707 \le |H(e^{j\Omega})| \le 1.0$$
; for  $0 \le \Omega \le 0.3 \pi$ ,  
 $|H(e^{j\Omega})| \le 0.2$ ; for  $0.75 \pi \le \Omega \le \pi$ .

#### PART D

## Answer any two full questions, each carries 10 marks.

Find the output round off noise power, when the products are rounded to 5 bits (10) (including sign bit) in cascade realization of the following IIR system

$$H(z) = \frac{1}{(1 - 0.41 \, z^{-1})(1 - 0.59 \, z^{-1})}$$

- 16 With the help of neat block diagram, explain the architecture of TMS320C24x (10) processor
- 17 a) What is input quantization error?

₹\_

b) Describe the Internal Bus structure of a TMS320C24x processor (5)

(5)

\*\*\*\*

15

14

N=13