03000EC304052002

B

Reg No.: Name: APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY

Pages: 2

Sixth semester B. Tech examinations (S), September 2020

Course Code: EC304

Course Name: VLSI Max. Marks: 100 **Duration: 3 Hours** PART A Answer any two full questions, each carries 15 marks Marks What is annealing? Explain the various types. (5)Illustrate with diagram, the principle of crystal growth by Czochralzki method (10)and Float zone process. Compare these processes. Determine the ratio of silicon consumed to the thickness of grown SiO<sub>2</sub> layer (5)over silicon wafer. If SiO<sub>2</sub> layer of 0.4 µm is to be grown, what would be the thickness of used up silicon. Molecular weight of  $SiO_2 = 60.08$ g.mole, density of SiO<sub>2</sub>=2.2g/cm<sup>3</sup>, atomic weight of Si=20.09 g.mole, density of Si=2.33g/cm<sup>3</sup> Derive and explain Fick's 1<sup>st</sup> and 2<sup>nd</sup> laws (6)What are the steps involved in photolithography process. (4)a) Explain N-well CMOS IC fabrication sequence with neat diagrams. (9)With the aid of neat diagrams explain fabrication process of transistors (6)PART B Answer any two full questions, each carries 15 marks Implement the following functions using pass standard CMOS logic (6)i) y = a AND b ii) y = a XNOR bb) Draw the circuit diagram, stick diagram and layout of a CMOS inverter. (9)Explain pass transistor logic. What are its demerits and how it can be remedied? (8) Explain the DC output characteristics of CMOS inverter and discuss various (7)regions in the characteristics. a) List the various types of power dissipation in CMOS. Which type is dominant (5) and why? b) Explain the significance of design rules. What are the different design rules in (5) CMOS technology? c) Discuss transmission gates. Implement XNOR gates using transmission gate (5) logic.

## 03000EC304052002

## PART C

| 7 | a)   | Answer any two full questions, each carries 20 marks Explain three different designs of ROM using CMOS transistors. | (10 |
|---|------|---------------------------------------------------------------------------------------------------------------------|-----|
|   | b)   | With neat figures and appropriate equations, explain the design of Linear Carry                                     | (10 |
|   |      | Select adders.                                                                                                      |     |
| 8 | a)   | With neat block diagram explain 4×4 bit-array multiplier.                                                           | (10 |
|   | b)   | Draw the CMOS implementation of a NAND ROM cell to store 4 words of 4bits                                           | (10 |
|   | W-10 | each which are as follows 1010, 1000, 1101 and 1001.                                                                |     |
| 9 | a)   | Explain six transistor CMOS SRAM cell . What are its merits and demerits.                                           | (8) |
|   | b)   | Compare carry bypass adder and carry select adders.                                                                 | (6) |
|   | c)   | With diagram, explain how a voltage sense amplifier can read and write a bit.                                       | (6) |
|   |      | * * * * *                                                                                                           |     |