Reg No.:

12

## 00000CS405121902ame:

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY

Seventh semester B.Tech examinations (S), September 2020

# Course Code: CS405 Course Name: COMPUTER SYSTEM ARCHITECTURE

| Ma | x. M | Duration:                                                                       | 3 Hours       |                            |       |  |  |  |  |
|----|------|---------------------------------------------------------------------------------|---------------|----------------------------|-------|--|--|--|--|
|    |      |                                                                                 | ART A         |                            |       |  |  |  |  |
|    |      | Answer all question                                                             | ns, each carr | ries 4 marks.              | Marks |  |  |  |  |
| 1  |      | With neat sketch differentiate explicit                                         | it and implic | it parallelism.            | (4)   |  |  |  |  |
| 2  |      | Explain COMA model for Multiproce                                               | essor System  | S.                         | (4)   |  |  |  |  |
| 3  |      | Define a) Instruction issue latency b)                                          | Instruction i | ssue rate.                 | (4)   |  |  |  |  |
| 4  |      | Explain the significance of multiport                                           | memory.       | с х<br>х ж                 | (4)   |  |  |  |  |
| 5  |      | How hardware synchronization can b                                              | e achieved in | n a multiprocessor system. | (4)   |  |  |  |  |
| 6  |      | Explain different message routing sch                                           | nemes.        |                            | (4)   |  |  |  |  |
| 7  |      | What is meant by pipeline stalling?                                             |               |                            | (4)   |  |  |  |  |
| 8  |      | Differentiate between Carry save adder (CSA) and Carry propagation adder        |               |                            |       |  |  |  |  |
|    |      | (CPA).                                                                          |               |                            |       |  |  |  |  |
| 9  |      | Suggest different methods to overcome asynchrony problem.                       |               |                            |       |  |  |  |  |
| 10 |      | Explain distributed caching.                                                    |               |                            |       |  |  |  |  |
|    |      | P                                                                               | ART B         |                            |       |  |  |  |  |
|    |      | Answer any two full que                                                         | stions, each  | carries 9 marks.           |       |  |  |  |  |
| 11 | a)   | Define Amdahl's Law.                                                            |               |                            |       |  |  |  |  |
|    | b)   | Consider the execution of an object code with 200,000 instructions on a 40-     |               |                            |       |  |  |  |  |
|    |      | MHz processor. The program consists of four major types of instructions. The    |               |                            |       |  |  |  |  |
|    |      | instruction mix and the number of cycles (CPI) needed for each instruction type |               |                            |       |  |  |  |  |
|    |      | are given below based on the result of a program trace experiment.              |               |                            |       |  |  |  |  |
|    |      | Instruction type                                                                | СРІ           | Instruction mix            |       |  |  |  |  |
|    |      | Arithmetic and logic                                                            | 1             | 56%                        |       |  |  |  |  |
|    |      | Load/store with cache hit                                                       | 2             | 22%                        |       |  |  |  |  |
|    |      | Branch                                                                          | 4             | 10%                        |       |  |  |  |  |

Calculate the average CPI, MIPS rate and Execution time.

12 a) Compare RISC and CISC scalar processor architectures.

Memory reference with cache miss

(4)

8

12%

#### 00000CS405121902

b) Consider the design of a three-level memory hierarchy with the following (5) specifications for memory characteristics:

| Memory      | Access   | Capacity     | Cost/Kbyte  |
|-------------|----------|--------------|-------------|
| Level       | time     |              |             |
| Cache       | t1=20ns  | s1=512Kbytes | c1=\$1.30   |
| Main Memory | t2=905ns | s2=32Mbytes  | c2=\$0.2    |
| Disk array  | t3=5ms   | s3=40Gbytes  | c3=\$0.0003 |

Hit ratio of cache memory is h1=0.98 and a hit ratio of main memory is h2=0.9.

- (i) Calculate the effective access time.
- (ii) Calculate the total memory cost.
- 13 a) State and explain Bernstein's conditions for parallelism? (3)
  - b) Detect parallelism in the following code using Bernstein's conditions. Assume (6) there are sufficient numbers of resources available.
    - P1: C=D\*E

12

- P2: M=G+C
- P3: A=B+C
- P4: C=L+M
- P5: F=G/E

### PART C

#### Answer any two full questions, each carries 9 marks.

- 14 a) Design an 8 input omega network using 2X2 switches as building blocks. Show (6) the switch settings for the permutation π1=(0,6,3,2,5)(1,4). Show the conflicts in switch settings, if any. Explain blocking and non-blocking networks in this context.
  - b) Draw the two state transition graphs for a cache block using write -invalidate (3) write -through snoopy bus protocol.

(5)

- 15 a) With suitable diagram explain different flow control strategies for resolving a (4) collision between two packets.
  - b) Consider the following pipeline reservation table.

 1
 2
 3
 4

 S1
 X

 S2
 X
 X
 X

 S3
 X
 X

### 00000CS405121902

i) What are the forbidden latencies?

ii) Draw the transition diagram.

- iii) List all the simple cycles and greedy cycles.
- iv) Determine the optimal constant latency cycle and minimal average latency (MAL).

v) Let the pipeline clock period be  $\tau$ =10ns. Determine the throughput of the pipeline.

16 a) Compare full map directories with limited directories. (4)

b) Explain E-cube routing. Consider a 64 -node hypercube network. Based on E- (5) cube routing algorithm, show how to route a message from 101101 to 011010.
 Find all intermediate nodes on routing path.

#### PART D

### Answer any two full questions, each carries 12 marks.

| 17 | a) | Explain the importance of Tomasulo's algorithm for dynamic instruction       | (6) |  |  |  |  |
|----|----|------------------------------------------------------------------------------|-----|--|--|--|--|
|    |    | scheduling.                                                                  |     |  |  |  |  |
|    | b) | Describe the various mechanisms for improving the performance of instruction |     |  |  |  |  |
|    |    | pipeline.                                                                    |     |  |  |  |  |
| 18 | a) | Explain various latency hiding techniques.                                   |     |  |  |  |  |
|    | b) | Differentiate between static and dynamic data flow computers.                |     |  |  |  |  |
| 19 | a) | Explain various branch prediction techniques.                                |     |  |  |  |  |
|    | b) | With suitable diagrams explain ETL/EM-4 architecture.                        | (6) |  |  |  |  |
|    |    |                                                                              |     |  |  |  |  |

Page 3of 3