Reg. No. Name: APJ ABDUL KALAM TECHNOLOGICAL UT FOURTH SEMESTER B. TECH DEGREE EXAMINAT **Course Code: EC 206 Course Name: COMPUTER ORGANIZA** 

S2013

Max. Marks: 100

D

## PART A (MODULE I & II) Answer any two out of three questions

Marks

**Duration: 3 Hours** 

Pages: 2

1 How is Carry- Look ahead Adder different from Ripple Carry Adder? Explain (10)(a) with relevant diagrams and write down the delay equations for both adders. (5)b In a 32- bit Adder circuit assume each 2 -input gate delay is 200ps. Calculate (a) Total delay for a Carry Look Ahead adder when the full adder delay is 400ps and is divided in to 4 bits block (b) Total delay for a Prefix Adder. 2 Design a 16-bit prefix adder and explain its working. Also obtain the delay of an (10)a N-bit prefix adder What is meant by R-Type instruction? Draw the R-Type machine instruction (5) b format. Find the machine code for the R-Type instruction add \$\$\$0,\$\$1,\$\$2 with function code 32. 3 Design a 4-bit right and left shifter using multiplexers. (5)a What are I-Type instructions ? Explain with its instruction format. (5)b Explain the MIPS assembly codes for conditional branch instructions beq and bne (5)С with examples. PART B (MODULE III&IV) Answer any two out of three questions. Discuss the different MIPS addressing modes. (8)4 a b What are Pseudo instructions? Given the pseudo instruction " mov \$\$1,\$\$2 ". (7)Write down its corresponding MIPS instruction and explain its working. 5 Describe step by step the working of a single cycle data path for subtracting two (10)а numbers. What are the parameters used for the performance analysis of a single cycle (5)b processor? Explain.

D

6

7

8

9

| a                                                            | Draw and explain the working of complete MIPS multi cycle processor using an     | (10) |
|--------------------------------------------------------------|----------------------------------------------------------------------------------|------|
|                                                              | example.                                                                         |      |
| b                                                            | What are the steps involved in translating a high level language program into a  | (5)  |
|                                                              | machine language program ?                                                       |      |
|                                                              | PART C(MODULE V&VI)                                                              |      |
| Answer any two out of three questions. Each carries 20 marks |                                                                                  |      |
| a                                                            | A program has 2000 data access instructions (loads or stores), and 1250 of these | (5)  |
|                                                              | requested data values are found in the cache. The other 750 data values are      |      |
|                                                              | supplied to the processor by main memory or disk memory. What are the miss       |      |
|                                                              | and hit rates for the cache?                                                     |      |
|                                                              |                                                                                  |      |
| b                                                            | What is virtual memory ? Explain the process of address translation.             | (5)  |
| с                                                            | Differentiate between programmed I/O and interrupt driven I/O.                   | (5)  |
| d                                                            | How is SRAM different from DRAM?                                                 | (5)  |
| а                                                            | Explain the principle of Cache memory. What are the different cache mapping      | (10) |
|                                                              | techniques? Discuss in detail.                                                   |      |
| b                                                            | What is page table and how is it useful in address translation?                  | (5)  |
| С                                                            | Explain DMA.                                                                     | (5)  |
| a                                                            | Why standardisation of input/output interfaces is necessary? Explain PCI, SCSI   | (8)  |
|                                                              | and USB.                                                                         |      |
| b                                                            | Explain the memory system hierarchy. Draw and explain the internal organization  | (7)  |
|                                                              | of a memory chip.                                                                |      |
| С                                                            | What are the various write policies used in cache?                               | (5)  |
|                                                              | ****                                                                             |      |

Page 2 of 2